Difference between revisions of "MM11-D core memory"

From Computer History Wiki
Jump to: navigation, search
(A start - gives jumper locations)
 
(Note that it takes two slots worth of space)
Line 1: Line 1:
The '''MM11-D''' was a 32 Kbyte [[core memory|core]] [[main memory]] for the early [[PDP-11]] [[UNIBUS]] machines. An MM11-D was composed of two [[hex]] boards, one piggy-backed on the other, and the pair taking only a single [[backplane]] slot:
+
The '''MM11-D''' was a 32 Kbyte [[core memory|core]] [[main memory]] for the early [[PDP-11]] [[UNIBUS]] machines. An MM11-D was composed of two [[hex]] boards, one piggy-backed on the other, and the pair taking only a single [[backplane]] slot (electrically):
  
 
* An H222-A daughter-board containing the cores
 
* An H222-A daughter-board containing the cores
 
* A G652 mother-board containing most of the electronics, and the contact fingers for plugging into a [[backplane]].
 
* A G652 mother-board containing most of the electronics, and the contact fingers for plugging into a [[backplane]].
  
The MM11-D did not use a custom backplane; it plugged into a standard [[Modified UNIBUS Device|MUD slot]]. It is possible to [[interleave]] a pair of MM11-D's to provide reduced effective [[cycle time]]s.
+
The MM11-D did not use a custom backplane; it plugged into a standard [[Modified UNIBUS Device|MUD slot]]. The pair was 'thick' enough that a normal board cannot be plugged into the next slot; instead, a [[G727 grant continuity card]] must be used there (since it has no components on it, it just clears the H222-A card).
  
 
There was also a parity-capable variant, the '''MM11-DP''', which uses an M7850  parity controller plugged into the same backplane as the MM11-D, and substituted a core array with two more bits per word.
 
There was also a parity-capable variant, the '''MM11-DP''', which uses an M7850  parity controller plugged into the same backplane as the MM11-D, and substituted a core array with two more bits per word.
 +
 +
It is possible to [[interleave]] a pair of MM11-D's to provide reduced effective [[cycle time]]s.
  
 
==Configuration==
 
==Configuration==

Revision as of 16:15, 23 July 2017

The MM11-D was a 32 Kbyte core main memory for the early PDP-11 UNIBUS machines. An MM11-D was composed of two hex boards, one piggy-backed on the other, and the pair taking only a single backplane slot (electrically):

  • An H222-A daughter-board containing the cores
  • A G652 mother-board containing most of the electronics, and the contact fingers for plugging into a backplane.

The MM11-D did not use a custom backplane; it plugged into a standard MUD slot. The pair was 'thick' enough that a normal board cannot be plugged into the next slot; instead, a G727 grant continuity card must be used there (since it has no components on it, it just clears the H222-A card).

There was also a parity-capable variant, the MM11-DP, which uses an M7850 parity controller plugged into the same backplane as the MM11-D, and substituted a core array with two more bits per word.

It is possible to interleave a pair of MM11-D's to provide reduced effective cycle times.

Configuration

The DEC manuals for the MM11-D list the jumpers used to configure the MM11-D, but they do not show their location, and the board does not contain captions for the jumpers.

They are on the G652 board, on the center right (with the board upright, with the contact fingers at the bottom). W1 is the jumper on the right (toward the edge of the board), and W8 is the one on the left (toward the center of the board), with the others in order between them.