S-1 supercomputer

From Computer History Wiki
Revision as of 06:20, 29 January 2023 by Jnc (talk | contribs) (caches; +image links)
Jump to: navigation, search

The S-1 was a supercomputer architecture jointly developed by Stanford University and Lawrence Livermore National Laboratory. It was MIMD multi-processor using shared memory, all connected through a crossbar switch.

Each processor had a cache, but coherence between caches was partially in software - one processor could be notified by hardware, on attempting to utilize a given location, that another processor was currently authoritative for that location, and would have to request that the other processor flush its cache of that location.

Five generations was planned, but only two were built the Mark I, and the Mark IIA. Both were wire-wrapped; the Mark IIA was implemented in ECL.

The architecture was inspired by the PDP-10; among other things the word size was 36 bits. Common Lisp got many number crunching features from S-1 Lisp.

External links