PDP-11/84

From Computer History Wiki
Revision as of 13:35, 10 October 2024 by Jnc (talk | contribs) (Missed another /83 image)
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)
Jump to: navigation, search
A PDP-11/84

The PDP-11/84 is the UNIBUS-capable twin to the QBUS-only PDP-11/83; both used the KDJ11-B CPU (with its PMI bus). The -11/84 added a KTJ11-B UNIBUS adapter to provide its UNIBUS, and required a custom main backplane, the KDJ11 PMI/UNIBUS backplane, to support it.

hampage.hu

Quoting: Introduced in 1988. Based on the J-11 chip set, DEC originally wanted the clock speed to be 20MHz, but it couldn't be done on time, so the actual speed was 18MHz. It was the fastest CPU of the PDP-11's anyhow. The high-end configuration had up to 4MB RAM on PMI (Private Memory Interconnect) and a floating-point accelerator.

The UNIBUS-based PDP-11/84 was for those customers, who wanted more I/O throughput or had some legacy equipment.

The box used was the BA123 which was a popular enclosure for QBUS machines. Apart from the 12x4-slot QBUS backplane, it had five slots for storage units, e.g. room for two or three hard disks, a tape drive (TK50 here) and floppy.

External links